# **DSSD R&D Progress at KNU**

**HyoJung Hyun**, DongHa Kah, Youngim Kim, Hyunok Kim, Hongjoo Kim, and Hwanbae Park Kyungpook National University

#### Contents

- Brief reports
  - AC-SSSD and DC-DSSD : Prototype and Specification
- AC-DSSD
  - Target
  - Design and Fabrication
- Readout electronics
- Summary and Plan



# **Prototype 1 of AC-SSSD**



<100> high resistivity n-type 6 in. 400  $\mu m$  thick wafer



#### **Prototype 2 of AC-SSSD**



# **Prototype of DC-DSSD**



# **Specification**

| AC-SSSD           |       |                                         | DC-DSSD             |         |
|-------------------|-------|-----------------------------------------|---------------------|---------|
| 380               |       | Thickness (μm)                          | 380                 |         |
| 35000 	imes 28000 |       | Area (μm²)                              | 55610 $	imes$ 29460 |         |
| type 1            | type2 | Number of string                        | p+ side             | n+ side |
| 128               | 256   | Number of strips                        | 512                 | 512     |
| 200               | 100   | Strip pitch (μm)                        | 100                 | 50      |
| 200               | 100   | Readout pitch (µm)                      | 50                  | 50      |
| 80                | 40    | Strip width (μm)                        | 9                   | 9       |
| 500               |       | SiO <sub>2</sub> layer thickness (nm)   |                     |         |
| ~ 25              |       | target biasing resistance (M $\Omega$ ) |                     |         |
| ~ 150             |       | target coupling capacitance (pF)        |                     |         |
|                   | Good  | quality                                 | AC- D35D            |         |

#### AC-DSSD

- SuperB Silicon Vertex Detector (LOI' 04)
  - Inner 2-layer PXD
  - Outer 4-layer DSSD



- Total 14 photo-masks are needed to fabricate the sensor.
- D.H. Kah finished drawing of sensor and photo-masks have been completed.
- At now, wafers are be processing.

#### **AC-DSSD** : wafer view

- 5inch wafer
  - <100> 5kΩ•cm N type
  - thickness : 380µm
- 3 type strip sensors
  - size : 2.8cm X 2.8cm
  - A,B,C type has the 256/512 strips, coupling capacitor and bias resistor.
  - B and C type have VIA structure for same read-out direction (N and P side)
  - E type is DC sensor
- 3 type Pixel sensors
  - AC Pixel array
    - 11X11 array D type
  - DC pixel array
    - 11X11 array E\_Pix type
    - 11X22 array E\_Pix\_x2 type

2<sup>nd</sup> proto-collaboration Meeting, KEK, Japan July 3<sup>rd</sup> and 4<sup>th</sup> 2008

chip ID : E type : DC -chip ID : E\_Pix\_1 chip ID : E\_Pix\_x2\_1 ch|:256 type : DC type : DC pitch : loo µm ch.:: 121 **ch**: **5**42**N**\_Pix\_x2 pixel size:900µm pixel size:900µm chip ID : C1 chip ID : B1 chip ID : D type : AC  $\begin{bmatrix} type & AC \\ ch & 12n \end{bmatrix} P \mid X$ type : AC ch. +256 ch. **; 512** PIN diode process monit pitch : 100 µm pitch : 50 µm pixel size:1200µm monitor chip ID : C<sub>2</sub> chip ID : A chip ID : B2 type : AC type : AC type : AC ch. : 256 ch. ; 256 ch. : 512 Tesť patter/n pitch : loo µm pitch : 50 µm pitch ; 100 µm :R&C Test pattern . long strip Test pattern⁄ chip ID : E Pix x2 2 :R&C⁄ type: DC Pix\_x2 ch. : 242 pixel size:900µm

# **AC-DSSD : Specification**

| ture -                                      | AC              |        |       | DC  |
|---------------------------------------------|-----------------|--------|-------|-----|
| суре                                        | А               | В      | С     | E   |
| size                                        | 2.8 cm × 2.8 cm |        |       |     |
| strip pitch (μm)                            | 100             | 100    | 50    | 100 |
| strip width (μm)                            | 40              | 40     | 10    | 40  |
| P-stop punch-through<br>space (μm)          | 6               | 6      | 6     | 6   |
| Biasing resistance<br>expected value (MΩ)   | 11.88           | 11.88  | 12.88 | -   |
| coupling capacitance<br>expected value (pF) | 212.06          | 212.06 | 61.85 | -   |
| VIA structure for same readout direction    | w/o             | w/     | w/    | w/o |

# **AC-DSSD : left corner view of B-type**



#### **Readout Electronics**



#### VA1TA

- 128 channels
- low-noise/low-power charge sensitive preamplifier-shaper circuits, with simultaneous sample and hold, multiplexed analogue readout
- common wire-or'ed trigger output
- Noise : 180 + 7.5/pF e<sup>-</sup>rms for 1 μs peaking time
- Flash ADC module using VME

# **Readout Electronics**

- Calibration test result with VATA Hybrid at KNU
  - A input pulse corresponding 20 keV X-ray was provided
  - SNR is obtained about 14



# **Summary and Plan**

- We've got experience of development of various sensors.
  - Strip sensor with DSSD and Integrated capacitive readout coupling, AC-SSSD
  - also we designed and fabricated pixel array sensors
- We have a ability to fabrication of good quality sensors.
- AC-DSSD is being fabricated. If first batch will be fab-out in this summer, electrical characteristics measurement and source test will be processed.
- Readout electronics with VA1TA is testing at KNU and KEK.



# Extra page

# **AC-SSSD : Electrical Characteristics**



#### **DC-DSSD : Electrical Characteristics**

